Nec Network Controller uPD98502 Manuale Utente Pagina 497

  • Scaricare
  • Aggiungi ai miei manuali
  • Stampa
  • Pagina
    / 595
  • Indice
  • SEGNALIBRI
  • Valutato. / 5. Basato su recensioni clienti
Vedere la pagina 496
APPENDIX A MIPS III INSTRUCTION SET DETAILS
Preliminary Users Manual S15543EJ1V0UM
497
J
Jump
J
J
0 0 0 0 1 0
target
31 26 25 0
626
Format:
J target
Description:
The 26-bit target address is shifted left two bits and combined with the high-order four bits of the address of the
delay slot. The program unconditionally jumps to this calculated address with a delay of one instruction.
Operation:
32 T:
temp target
T+1:
PC PC
31..28
|| temp || 0
2
64 T:
temp target
T+1:
PC PC
63..28
|| temp || 0
2
Exceptions:
None
Vedere la pagina 496
1 2 ... 492 493 494 495 496 497 498 499 500 501 502 ... 594 595

Commenti su questo manuale

Nessun commento